

## PRAGATI ENGINEERING COLLEGE (Autonomous)

1-378, ADB Road, Surampalem, near Peddapuram

## M.Tech I year II semester (R19) MID-II Examinations, September-2022

## TIME TABLE

Afternoon: Time: 01.30 P.M to 03.30 P.M Forenoon: Time: 09.30 A.M to 11.30 AM

| BRANCHES AND<br>SPECIALIZATIONS          | 14-09-2022<br>(Wednesday)                                       |                                                 | 15-09-2022<br>(Thursday)                                     |                                                               | 16-09-2022<br>(Friday)                                        |
|------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------|
|                                          | Forenoon                                                        | Afternoon                                       | Forenoon                                                     | Afternoon                                                     | Forenoon                                                      |
| MECHNICAL<br>CAD/CAM                     | Optimization And<br>Reliability<br>19062T04                     | Computer Graphics<br>19062T05                   | Advanced Finite<br>Element Methods<br>19062T06               | ELECTIVE III Flexible Manufacturing Systems 19062D09          | ELECTIVE IV<br>Rapid Prototyping<br>19062D11                  |
| CSE<br>Computer Science &<br>Engineering | Computer Networks<br>19012T06                                   | Data Warehousing<br>and Data Mining<br>19012T07 | ELECTIVE I Human Computer Interaction 19012D03               | ELECTIVE II<br>Mobile Computing<br>19012D05                   | ELECTIVE III<br>Software Testing<br>Methodologies<br>19012D09 |
| ECE<br>VLSI SD                           | CMOS Mixed Signal<br>Circuit Design<br>19042T04                 | CMOS Digital IC<br>Design<br>19042T05           | Low Power VLSI<br>Design<br>19042T06                         | ELECTIVE III<br>DSP Processors &<br>Architectures<br>19042D08 | ELECTIVE IV<br>System on Chip<br>Design<br>19042D10           |
| ECE<br>ES                                | ELECTIVE III<br>CMOS Mixed Signal<br>Circuit Design<br>19022D07 | Hardware Software<br>Co-Design<br>19022T04      | Digital Signal<br>Processors and<br>Architecture<br>19022T05 | Embedded<br>Networking<br>19022T06                            | ELECTIVE IV<br>System on Chip<br>Design<br>19022D10           |

Station: Surampalem

Date: 02-09-2022 verified > JSal =1

Chief Controller of Examinations